# NetCache: Balancing Key-Value Stores with Fast In-Network Caching

Xin Jin, Xiaozhou Li, Haoyu Zhang, Robert Soulé Jeongkeun Lee, Nate Foster, Changhoon Kim, Ion Stoica



NetCache is a **rack-scale key-value store** that leverages **in-network data plane caching** to achieve

![](_page_1_Figure_1.jpeg)

New generation of systems enabled by programmable switches ③

# Goal: fast and cost-efficient rack-scale key-value storage

#### □ Store, retrieve, manage key-value objects

Critical building block for large-scale cloud services

![](_page_2_Picture_3.jpeg)

Need to meet aggressive latency and throughput objectives efficiently

#### □ Target workloads

- Small objects
- Read intensive
- Highly skewed and dynamic key popularity

#### Key challenge: highly-skewed and rapidly-changing workloads

![](_page_3_Figure_1.jpeg)

![](_page_3_Figure_2.jpeg)

#### Q: How to provide effective dynamic load balancing?

### **Opportunity:** fast, <u>small</u> cache can ensure load balancing

#### Cache absorbs hottest queries

![](_page_4_Picture_2.jpeg)

Balanced load

# **Opportunity:** fast, <u>small</u> cache can ensure load balancing

[B. Fan et al. SoCC'11, X. Li et al. NSDI'16]

#### Cache O(Nlog N) hottest items

E.g., 10,000 hot objects

![](_page_5_Picture_4.jpeg)

E.g., 100 backends with 100 billions items

**Requirement**: cache throughput ≥ backend aggregate throughput

### NetCache: towards billions QPS key-value storage rack

#### Cache needs to provide the **aggregate** throughput of the storage layer

![](_page_6_Figure_2.jpeg)

# NetCache: towards billions QPS key-value storage rack

#### Cache needs to provide the **aggregate** throughput of the storage layer

![](_page_7_Figure_2.jpeg)

Small on-chip memory? Only cache **O(N log N) small** items

# Key-value caching in network ASIC at line rate ?!

- □ How to identify application-level packet fields?
- □ How to store and serve variable-length data?
- □ How to efficiently keep the cache up-to-date ?

# **PISA: Protocol Independent Switch Architecture**

#### Programmable Parser

Converts packet data into metadata

#### Programmable Mach-Action Pipeline

Operate on metadata and update memory states

![](_page_9_Figure_5.jpeg)

# **PISA:** Protocol Independent Switch Architecture

#### Programmable Parser

Parse custom key-value fields in the packet

#### Programmable Mach-Action Pipeline

- Read and update key-value data
- Provide query statistics for cache updates

![](_page_10_Figure_6.jpeg)

### **PISA:** Protocol Independent Switch Architecture

![](_page_11_Figure_1.jpeg)

### NetCache rack-scale architecture

![](_page_12_Figure_1.jpeg)

#### Switch data plane

- Key-value store to serve queries for cached keys
- Query statistics to enable efficient cache updates

#### □ Switch control plane

- Insert hot items into the cache and evict less popular items
- Manage memory allocation for on-chip key-value store

### Data plane query handling

![](_page_13_Figure_1.jpeg)

# Key-value caching in network ASIC at line rate

→ □ How to identify application-level packet fields?

□ How to store and serve variable-length data?

□ How to efficiently keep the cache up-to-date ?

#### **NetCache Packet Format**

![](_page_15_Figure_1.jpeg)

□ Application-layer protocol: compatible with existing L2-L4 layers

□ Only the top of rack switch needs to parse NetCache fields

# Key-value caching in network ASIC at line rate

□ How to identify application-level packet fields?

→ □ How to store and serve variable-length data ?

□ How to efficiently keep the cache up-to-date ?

#### Key-value store using register array in network ASIC

| Match                                   | pkt.key == A     | pkt.             | key == B       |
|-----------------------------------------|------------------|------------------|----------------|
| Action                                  | process_array(0) | process_array(1) |                |
| <u>pkt.value</u> :                      | A                | B                |                |
| <b></b>                                 |                  |                  | 0 1 2 3        |
| action process_array(idx):              |                  |                  | <u>A</u> B     |
| <pre>if pkt.op == read:</pre>           |                  |                  | Register Array |
| pkt.value 🗕 array[idx]                  |                  |                  |                |
| <pre>elif pkt.op == cache_update:</pre> |                  |                  |                |
| array[idx] - pkt.value                  |                  |                  |                |

### Variable-length key-value store in network ASIC?

![](_page_18_Figure_1.jpeg)

#### Key Challenges:

□ No loop or string due to strict timing requirements

□ Need to minimize hardware resources consumption

- Number of table entries
- Size of action data from each entry
- Size of intermediate metadata across tables

## **Combine outputs from multiple arrays**

![](_page_19_Figure_1.jpeg)

# **Combine outputs from multiple arrays**

![](_page_20_Figure_1.jpeg)

# Key-value caching in network ASIC at line rate

□ How to identify application-level packet fields?

□ How to store and serve variable-length data?

→ □ How to efficiently keep the cache up-to-date ?

# **Cache insertion and eviction**

□ Challenge: cache the hottest O(*N*log *N*) items with **limited insertion rate** 

Goal: react quickly and effectively to workload changes with **minimal updates** 

![](_page_22_Figure_3.jpeg)

# Query statistics in the data plane

![](_page_23_Figure_1.jpeg)

- □ Cached key: per-key counter array
- □ Uncached key
  - Count-Min sketch: report new hot keys
  - Bloom filter: remove duplicated hot key reports

□ Can NetCache run on programmable switches at line rate?

□ Can NetCache provide significant overall performance improvements?

□ Can NetCache efficiently handle workload dynamics?

### Prototype implementation and experimental setup

#### □ Switch

- P4 program (~2K LOC)
- Routing: basic L2/L3 routing
- Key-value cache: **64K items** with **16-byte key** and up to **128-byte value**
- Evaluation platform: one 6.5Tbps Barefoot Tofino switch

#### □ Server

- 16-core Intel Xeon E5-2630, 128 GB memory, 40Gbps Intel XL710 NIC
- TommyDS for in-memory key-value store
- Throughput: **10 MQPS**; Latency: **7 us**

#### The "boring life" of a NetCache switch

Single switch benchmark

![](_page_26_Figure_2.jpeg)

### And its "not so boring" benefits

1 switch + 128 storage servers

![](_page_27_Figure_2.jpeg)

3-10x throughput improvements

# Impact of workload dynamics

![](_page_28_Figure_1.jpeg)

Quickly and effectively reacts to a wide range of workload dynamics.

(2 physical servers to emulate 128 storage servers, performance scaled down by 64x)

NetCache is a rack-scale key-value store that leverages in-network data plane caching to achieve

![](_page_29_Figure_1.jpeg)

# **Conclusion:** programmable switches beyond networking

#### □ Cloud datacenters are moving towards ...

- Rack-scale disaggregated architecture
- In-memory storage systems
- Task scheduling at microseconds granularity

#### Programmable switches can do more than packet forwarding

- Cross-layer co-design of compute, storage and network stacks
- Switches help on caching, coordination, scheduling, etc.

#### □ New generations of systems enabled by programmable switches ☺